SoC Design Engineer
Senden Sie diesem Kandidaten direkt ein Jobangebot
Dedicated professional with over 6 years of experience in Physical Design and Static Timing Analysis aimed at converging low power design, resolving issues, and improving performance. Capabilities in delivering partitions from RTL to GDS, Timing Closure, and Final sign-off on advanced technology nodes with expertise in automating tasks for team building in quick convergence.
Working as Partition Owner for High-performance Intel Architecture Cores and responsible for
▪ Complete execution of partitions from RTL to GDS, Timing Closure, and Final sign-off on advanced technology node (10nm and below)
▪ Performing a wide range of back-end activities, including logic synthesis, DFT, macros-based floor planning,placement, CTS (Clock Tree Synthesis, route, PnR (Place and Route), STA (Static Timing Analysis), clocking, power grid analysis, thermal, physical verification, DRC, Power Optimization, and design closure.
▪ Converge partition with 4.5million gate count from syn to lv handoff
▪ Timing execution and convergence including setup and hold for greater than 5Ghz Freq and low-power digital designs of the significant partition of Intel core
▪ Multi Corner Static Timing Analysis
▪ Closely working with Layout and Floor planning team
▪ RTL feedback for area reduction and timing convergence
M.Tech in Electronics and Communication B.E in Electronics and Communication
Nirma University, Ahmedabad, India Gujarat Technological University, Bhavnagar, India
2016-2018